Quasi two-level operation of a five-level inverter
Adam, G.P. and Finney, S.J. and Williams, B.W.; (2007) Quasi two-level operation of a five-level inverter. In: Proceedings of Compatibility in Power Electronics, 2007. IEEE, POL, pp. 1-6. ISBN 1-4244-1055-X (https://doi.org/10.1109/CPE.2007.4296557)
Full text not available in this repository.Request a copyAbstract
In this paper a five-level inverter operational mode termed quasi two-level operation is proposed. The multilevel capacitors function in a soft clamping mode where capacitor voltage balancing is maintained by varying the transient dwell time at each level. Two balancing techniques are proposed. The first is based on the selection of suitable resistors to be connected across each dc link capacitor in order to maintain balance. The second method is based on varying the dwell time at the intermediate nodes of the dc link capacitors. The validity of the operational mode and the two proposed balancing techniques are confirmed by simulations and experiments.
ORCID iDs
Adam, G.P. ORCID: https://orcid.org/0000-0002-1263-9771, Finney, S.J. ORCID: https://orcid.org/0000-0001-5039-3533 and Williams, B.W.;-
-
Item type: Book Section ID code: 36553 Dates: DateEvent4 September 2007PublishedSubjects: Technology > Electrical engineering. Electronics Nuclear engineering Department: Faculty of Engineering > Electronic and Electrical Engineering Depositing user: Pure Administrator Date deposited: 22 Dec 2011 14:57 Last modified: 11 Nov 2024 14:49 URI: https://strathprints.strath.ac.uk/id/eprint/36553