The effect of pipelining feedback loops in high speed DSP systems
Alexander, S.W. and Stewart, R.W. (2005) The effect of pipelining feedback loops in high speed DSP systems. In: UNSPECIFIED. (https://doi.org/10.1109/ICASSP.2005.1416261)
Full text not available in this repository.Request a copyAbstract
Many of today’s Electronic Design Automation (EDA) tools include Intellectual Property (IP) cores that are fully pipelined to increase data throughput. Using these cores to implement data paths that do not involve feedback can result in fast, efficient designs. However, if they are used within a feedback loop this is not always the case. This paper examines the effects that using pipelined cores in feedback loops can have on a design. By considering two designs that implement a Givens rotation using feedback, which is used in QR decomposition [1], it is shown that, even though a pipelined design can be clocked faster, its data throughput is less than a non-pipelined design. Also, the non-pipelined design is shown to be smaller and consumes less power. Finally, a suggestion for a more efficient use of pipelining in feedback loops is presented, based on channel interleaving [2].
ORCID iDs
Alexander, S.W. and Stewart, R.W. ORCID: https://orcid.org/0000-0002-7779-8597;-
-
Item type: Conference or Workshop Item(Paper) ID code: 11456 Dates: DateEvent9 May 2005PublishedNotes: This paper appears in: Acoustics, Speech, and Signal Processing, 2005. Proceedings. (ICASSP '05). IEEE International Conference on ISSN: 1520-6149 ; Print ISBN: 0-7803-8874-7 Subjects: Technology > Electrical engineering. Electronics Nuclear engineering Department: Faculty of Engineering > Electronic and Electrical Engineering Depositing user: Strathprints Administrator Date deposited: 25 Jul 2011 16:03 Last modified: 11 Nov 2024 16:18 Related URLs: URI: https://strathprints.strath.ac.uk/id/eprint/11456