



# Article Design and Implementation of a Passive Autoranging Circuit for Hybrid FBG-PZT Photonic Current Transducer

Burhan Mir \* D, Pawel Niewczas and Grzegorz Fusiek D

Department of Electronic and Electrical Engineering, University of Strathclyde, Glasgow G1 1XW, UK

\* Correspondence: burhan.mir@strath.ac.uk

Abstract: In this paper, we present a novel technique for passively autoranging a photonic current transducer (PCT) that incorporates a current transformer (CT), piezoelectric transducer (PZT) and fiber Bragg grating (FBG). Due to the usage of single-mode fiber and FBG, multiple PCTs can be interconnected and distributed over a long distance, for example along a power network, greatly reducing the cost of sensor deployment and offering other unique advantages. The autoranging technique relies on the usage of multiple, serially connected CT burden resistors and associated static MOSFET switches to realize instantaneous shortening of the resistors in response to increasing measured current. This functionality is realized passively, utilizing a modular, µW-power comparator circuit that powers itself from the electrical energy supplied by the CT within a small fraction of the 50/60 Hz cycle. The resultant instantaneous changes in sensor gain will be ultimately detected by the central FBG interrogator through real-time analysis of the optical signals and will be used to apply appropriate gain scaling for each sensor. The technique will facilitate the usage of a single PCT to cover an extended dynamic range of the measurement that is required to realize a combined metering- and protection-class current sensor. This paper is limited to the description of the design process, construction, and testing of a prototype passive autoranging circuitry for integration with the PCT. The two-stage circuitry that is based on two burden resistors, 1  $\Omega$  and 10  $\Omega$ , is used to prove the concept and demonstrate the practically achievable circuit characteristics. It is shown that the circuit correctly reacts to input current threshold breaches of approximately 2 A and 20 A within a 3 ms reaction time. The circuit produces distinct voltage dips across burden resistors that will be used for signal scaling by the FBG interrogator.

**Keywords:** fibre Bragg grating; piezoelectric transducer; photonic current transducer; current transformer; autoranging; extended dynamic range

## 1. Introduction

Provision of accurate voltage and current measurements in electrical power networks for metering and protection purposes is a fundamental requirement, with accuracy classes for instrument transformers specified by IEEE and IEC standards. Conventional iron-core voltage and current transformers (VTs and CTs) are the dominant technology in the energy sector for measuring voltage and current on transmission and distribution networks. However, they have significant disadvantages. Their large size and weight impact on the size of the substation and installation costs. The lack of galvanic isolation due to the usage of secondary copper leads and the risk of explosion due to the usage of oil-filled insulation systems impact on the safety of personnel. These disadvantages lead network operators to seeking alternative solutions such as the non-conventional instrument transformers (NCITs), often equipped with optical fiber communication links and digital process bus communication protocols regulated by the IEC 61850 standard, allowing for the development of compact digital substations [1,2].

NCITs include low-power voltage and current transformers (LPVTs and LPCTs), electronic voltage and current transformers (EVTs and ECTs) or Rogowski coils, all interfaced



Citation: Mir, B.; Niewczas, P.; Fusiek, G. Design and Implementation of a Passive Autoranging Circuit for Hybrid FBG-PZT Photonic Current Transducer. *Sensors* **2023**, *23*, 551. https://doi.org/10.3390/s23010551

Academic Editor: Vittorio Passaro

Received: 26 October 2022 Revised: 24 December 2022 Accepted: 29 December 2022 Published: 3 January 2023



**Copyright:** © 2023 by the authors. Licensee MDPI, Basel, Switzerland. This article is an open access article distributed under the terms and conditions of the Creative Commons Attribution (CC BY) license (https:// creativecommons.org/licenses/by/ 4.0/). with corresponding electronics allowing for digital communication within substations. They provide many benefits in comparison to the traditional CTs and VTs such as reduced weight, lower environmental hazards, reduced insulation requirements, improved operational safety, lower primary circuit losses, increased bandwidth, and increased dynamic range [3,4]. However, they still suffer from the electromagnetic interference, core saturation and, fundamentally, lack passivity, requiring local power supplies [1,2].

In addition to traditional NCITs, optical sensing technologies based on the Pockels effect and fiber-optic current sensors (FOCSs), based on the Faraday effect, have been introduced in the past decades [5–7]. They offer several additional benefits such as light weight, small size, wide bandwidth, high accuracy, immunity to electromagnetic interference and galvanic isolation. A single FOCS can be used for DC and AC measurements with high accuracy, down to  $\pm 0.1\%$ , covering metering and protection classes [3]. However, the commercial uptake of this technology has been slow due to the relatively high cost of the optical instrumentation solutions based on polarimetry and their vulnerability to temperature and vibration effects [7]. Moreover, optical NCITs cannot be easily multiplexed or interrogated remotely, and they are incapable of being deployed passively over long distances to offer passive wide-area network monitoring.

To overcome drawbacks of the traditional optical NCITs and to facilitate access to multiple, remote, distributed, passive current and voltage measurements over long distances, novel photonic transducers utilizing fiber Bragg grating (FBG) sensors and piezoelectric (PZT) components were proposed by the authors [8–12]. We previously developed an optical current sensor (OCS) for protection applications and evaluated its performance according to the industry standards. The core technology utilized in the OCS was based on a Low Voltage Transducer (LVT) employing "soft" piezoelectric components. The LVT was used directly to monitor output of a Rogowski coil or, voltage across a burden resistor connected to a conventional CT. We demonstrated that the prototype OCS was capable of meeting the accuracy requirements of the 5P class. We also developed optical voltage sensors (OVSs) for MV networks (11 kV) and HV networks (132 kV) [10–12]. The proposed variants utilized LVTs for sensing the secondary voltage of a capacitive voltage divider (CVD), or larger "hard" piezoelectric transducers (PZTs) measuring multi-kV-level voltages to provide direct medium voltage measurement. The devices were capable of providing voltage measurements with accuracy better than  $\pm 0.2\%$ , showing the potential of meeting the requirements of the 3P protection and 0,2 metering classes. The proposed sensor technology can be applicable to a wide range of metering and protection applications to provide novel power system protection functions such as multi-ended circuit or multi-zone protection, or GPS-free phasor measurements that are not possible with current technology [8]. Despite its benefits, the proposed LVT-based OCS has a drawback of limited range, and it cannot compete on range or accuracy with FOCS-based NCITs. The current technology is capable of meeting either protection class (5P) or metering class (0,2) as per the IEC/IEEE standards but not class 0,2S nor both classes in one device simultaneously. As detailed in Section 3, the 0,2S class devices are required to meet stringent accuracy limits between 1% and 120% of the rated current, while for protective devices a large dynamic range for measuring currents at the rated accuracy limit is required, reaching 70 dB for combined 0,2S and 5P30 class devices.

Since the maximum current of the OCS, and hence its dynamic range, is dictated by the withstand voltage and the permissible electric field in the PZT component, whilst the interrogator noise floor limits the measurement accuracy at low current levels, a novel concept of an autoranging technique for the OCS is proposed in this paper [13]. The approach has the potential to greatly enhance the dynamic range of the sensor while offering the required measurement accuracy, making the LVT-based current sensors competitive with FOCS NCITs and offering in addition multiplexing and remote interrogation capabilities.

Consequently, the paper discusses the concept of the proposed autoranging technique and the design process, construction, and testing of a prototype passive autoranging circuitry for integration with the LVT, resulting in a novel photonic current transducer

NCITs and offering in addition multiplexing and remote interrogation capa-NCITs and offering in addition multiplexing and remote interrogation capawith FOCS N with FOCS bilities. bilities

bilities. Consequently, the paper discusses the concept of the proposed autoranging tech-Consequently, the paper discusses the concept of the proposed autoranging tech-nique and the design process, construction, and testing of a prototype passive autoranging nique and the design process, construction, and testing of a prototype passive autoranging circuitry for integration with the LVT, resulting in a novel photonic current transducer circuitry for integration with the LVT, resulting in a novel photonic current transducer (PCT). The two-stage circuitry incorporating two burden resistors, 10 and 10(2) is used (PCT). The two-stage circuitry incorporating two burden resistors, 10 and 10(2) is used to prove the concept and demonstrate the practically achievable circuit characteristics. to prove the concept and demonstrate the practically achievable circuit characteristics is sprave the concept and demonstrate the practically achievable circuit characteristics of the practical practical provide the providence of the practical practipation practical practical practical practical practical practical . Is shown that the circuit correctly reacts to input current threshold breaches of 2 A and 20 A shown and the the carction duries the carctinopupping the destination of the carctinopupping the carctinopup pipping the carctinopupping the carctinopupping the carctinopupping the carctinopupping the carctinopupping the carctinopupping the carctinopup pipping the carctinopupping the carc A within a 3 ma reaction time. The circuit printures distinct valtage dips across builden resistors that will be used for signal scaling by the PBC interlogator.

Existing PCT Arrangement
 Arrangement
 A diagram of the existing PCT is shown in Figure 1 below. A diagram of the existing PCT is shown in Figure 1 below.



Figure 1. Electrical arrangement for connecting LVT to CT terminals.





Figure 2. Low voltage transducer (LVT). Figure 2. Low voltage transducer (LVT). The EBG sensor is suspended between two ceramic arms which are attached to a the EBC sensor is suspended between two ceramic arms which are attached to a cu-cubolate HBO sensor is suspended between two ceramic arms which are attached to a cu-cubolate HBO sensor is suspended between two ceramic arms which are attached to a cu-cubolate HBO sensor is suspended between two ceramic arms which are attached to a cu-cubolate HBO sensor is suspended between two ceramic arms which are attached to a cu-cubolate HBO sensor is suspended between two ceramic arms which are attached to a cu-cubolate HBO sensor is suspended between two ceramic arms which are attached to a cu-sons a mic MA mater in a provide the provide the sensor is the sensor is a man at the mater sions 5 mm × 5 mm × 15 mm and its operating voltage range is thost 120 v the unclamped and unloaded contronent has a resonant frequency of 70 k HZ and can reach its full displacement in approximately 4.8 us after the driving voltage change 15 its full displacement in approximately 4.8 us after the driving voltage change 15 its full displacement in approximately 4.8 us after the driving voltage change 15 its full displacement in approximately 4.8 us after the driving voltage change 15 its full displacement in approximately 4.8 us after the driving voltage change 15 its full displacement in approximately 4.8 us after the driving voltage change 15 its full displacement in approximately 4.8 us after the driving voltage change 15 its full displacement in approximately 4.8 us select the driving voltage change 15 its full displacement in approximately 4.8 us select the driving voltage change 15 its full displacement in approximately 4.8 us select the driving voltage change 15 its full displacement in approximately 4.8 us select the driving voltage for the drive of the average wavelength, local sensor temperature can be derived that can be used for temperature compensation of the sensor voltage readings [9,10,14].

The LVT construction allows for strain amplification [14], and its operating voltage range is limited to  $\pm 30$  V by means of an external protection circuitry, shown in Figure 1. This consists of a protection resistor  $(R_p)$  and a bidirectional TVS diode to avoid the with fiber running inside the insulator. Such an approach would allow significant fits, eliminating large and expensive oil-filled traditional CTs, improving safety due inherent galvanic isolation of the PCT, and replacing multiple copper wires in the su tion with a single fiber cable.

The interrogator is then used to read and interpret the optical signals? Transmitter the PCT through optical fiber. The interrogator includes a light source that produce broad spectrum of wavelengths, a wavelength discriminating device (such as a scar

piezoelectric ställerdepostarization on the permanents the interrogator receives the o

Figure 3 ilfitstelitesstike Bott-itisterkoniesstitapskywayalenathered roastbat barindetermine power transmissiospidustrial field there is an place of the providence of the pr



Figure 3. Example Super F Example of Part denverment distrony distribution system. An interverse is conveniently located at a substation. Note that various other modes of deployment are possible as explained in detail in [8].

The interrogator is then used to read and interpret the optical signals transmitted by the PCT through optical fiber. The interrogator includes a light source that produces a broad spectrum of wavelengths, a wavelength discriminating device (such as a scanning filter), and a detector that measures the intensity of the reflected light that has passed through the wavelength discriminating device. When the interrogator receives the optical signal from the PCT, it determines its peak wavelength and, on that basis, determines the magnitude of the strain applied to the FBG and hence the magnitude of the electric current being measured. The interrogator can then code the measurement data into digital sampled values according to a communication protocol for intelligent electronic devices at electrical substations, e.g., IEC61850. The data can then be transmitted to a remote location, it can be displayed, analysed, or used to control the distributed power system.

The sensors placed in remote locations of the network can be used to implement unique power system control or protection functions. For example, the sensor system may act a satellite-free distributed phasor measurement system. Another application may use the sensors to offer multi-zone differential protection. Yet, another application may involve placing the sensors at the transition points between overhead line and undergrounded cable sections to offer mixed line protection. All these applications are described in detail in [8].

#### 3. PCT Dynamic Range Limitations

According to IEC standard, 60044-8, the metering and protection classes that are routinely used by power operators are 0,2, 0,2S, and 5P (e.g., 5P30). The accuracy specifications are listed in Tables 1–3 below [20,21].

|                   | $\pm$ Percentage Current (Ratio) Error at $^-$ Percentage of Rated Current Shown Below |      |     |     |     | $\pm$ Phase Error at Percentage of Rated Current Shown Below |     |     |      |              |      |      |  |
|-------------------|----------------------------------------------------------------------------------------|------|-----|-----|-----|--------------------------------------------------------------|-----|-----|------|--------------|------|------|--|
| Accuracy<br>Class |                                                                                        |      |     |     |     | Minutes                                                      |     |     |      | Centiradians |      |      |  |
| Clubb             | 5                                                                                      | 20   | 100 | 120 | 5   | 20                                                           | 100 | 120 | 5    | 20           | 100  | 120  |  |
| 0,1               | 0,4                                                                                    | 0,2  | 0,1 | 0,1 | 15  | 8                                                            | 5   | 6   | 0,45 | 0,24         | 0,15 | 0,15 |  |
| 0,2               | 0,75                                                                                   | 0,35 | 0,2 | 0,2 | 30  | 15                                                           | 10  | 10  | 0,9  | 0,45         | 0,3  | 0,3  |  |
| 0,5               | 1,5                                                                                    | 0,75 | 0,5 | 0,5 | 90  | 45                                                           | 30  | 30  | 2,7  | 1,35         | 0,9  | 0,9  |  |
| 1,0               | 3,0                                                                                    | 1,5  | 1,0 | 1,0 | 180 | 90                                                           | 60  | 60  | 5,4  | 2,7          | 1,8  | 1,8  |  |

Table 1. IEC metering class specifications.

 Table 2. IEC special application metering class specifications.

| Accuracy<br>Class | $\pm$ Percentage Current (Ratio) Error at<br>Percentage of Rated Current Shown Below |      |     |     |     | $\pm$ Phase Error at Percentage of Rated Current Shown Below |    |    |     |              |     |      |     |     |     |
|-------------------|--------------------------------------------------------------------------------------|------|-----|-----|-----|--------------------------------------------------------------|----|----|-----|--------------|-----|------|-----|-----|-----|
|                   |                                                                                      |      |     |     |     | Minutes                                                      |    |    |     | Centiradians |     |      |     |     |     |
|                   | 1                                                                                    | 5    | 20  | 100 | 120 | 1                                                            | 5  | 20 | 100 | 120          | 1   | 5    | 20  | 100 | 120 |
| 0,2S              | 0,75                                                                                 | 0,35 | 0,2 | 0,2 | 0,2 | 30                                                           | 15 | 10 | 10  | 10           | 0,9 | 0,45 | 0,3 | 0,3 | 0,3 |
| 0,55              | 1,5                                                                                  | 0,75 | 0,5 | 0,5 | 0,5 | 90                                                           | 45 | 30 | 30  | 30           | 2,7 | 1,35 | 0,9 | 0,9 | 0,9 |

Table 3. IEC protection class specifications.

| Accuracy | Current Error at Rated | Phase Err<br>Primary | or at Rated<br>y Current | Composite Error at Rated Accuracy Limit<br>Primary Current | At Accuracy Limit Condition<br>Maximum Peak Instantaneous Error |
|----------|------------------------|----------------------|--------------------------|------------------------------------------------------------|-----------------------------------------------------------------|
| Class    | Timary Current 76      | Minutes              | Centiradians             | %                                                          | %                                                               |
| 5TPE     | ±1                     | $\pm 60$             | ±1,8                     | 5                                                          | 10                                                              |
| 5P       | ±1                     | $\pm 60$             | ±1,8                     | 5                                                          | -                                                               |
| 10P      | 3                      | -                    | -                        | 10                                                         | -                                                               |

Based on these specifications, approximate dynamic ranges for the transducer can be calculated. This is based on the lowest and highest current values that need to be measured with the prescribed accuracy. Consequently, the dynamic ranges for the classes listed in Tables 1–3 are as follows:

- CT 0,2 Class: 28 dB (24/1);
- CT 0,2S Class: 42 dB (120/1);
- CT 5P30 Class: 30 dB (30/1);
- CT combined 0,2 and 5P30 Class: 55 dB (600/1);
- CT combined 0,2S and 5P30 Class: 70 dB (3000/1).

The dynamic range of the PCT is limited by the LVT maximum withstand voltage and the interrogator noise floor. The LVT maximum voltage (based on the current construction) is limited to ~20 V (rms). On the other hand, usable signals at low voltage above error levels are dictated by the IEC standards, as stated above. For the present interrogation system that is based on the I-MON 256 FBG interrogation module, metering accuracy (class 0,2) can be achieved by the PCT if the nominal voltage across the burden resistor  $(I \times R_h)$  is close to the LVT voltage limit, i.e., 20 V [11]. However, half of this limit (~10 V) will allow the device to still meet the 0,2 accuracy class and offers a buffer range. Similarly, the protection accuracy class 5P30 is achievable for nominal  $(I \times R_b)$  close to 1 V (rms). However, neither the metering class 0,2S nor the combined metering and protection class are currently directly achievable. An existing solution for range extension is to replicate the measurement chain, i.e., to have a dedicated 0,2 metering class PCT and a dedicated protection class PCT. However, this solution is still not capable to cover the 0,2S accuracy class, and it uses two sensors, increasing bulk, weight, size and cost of the solution. Additionally, the need to use two LVTs brings a disadvantage of halving the overall optical bandwidth, meaning that only half of the number of sensors can be addressed by a single interrogation unit. Currently, there is no effective solution for the PCT to cover class 0,2S or combined metering and protection class with a single device. The novel concept of PCT autoranging, as presented in this paper, will extend the measurement range without the need to replicate the voltage sensors or CTs. The concept employs multiple, serially connected burdens and static switches (e.g., power MOSFET transistors). The burdens are bypassed when the voltage across a given burden rises to a carefully selected threshold level, limiting the sensitivity of the arrangement dynamically and thus extending the measurement range of the PCT. The advantage of this approach is that the bulk and weight are kept to a minimum (only one CT and one LVT are required), the optical bandwidth is conserved, and the feature of inherent burden protection is retained as excess current is diverted from CT burden during fault or test currents.

#### 4. PCT Autoranging Circuit Concept

The concept of PCT autoranging is illustrated in the diagram in Figure 4. Here, we have an example of three burden resistors connected in series. S1, S2 and S3 are solid-state switches that are controlled by a comparator circuit that is activated when a certain CT secondary current threshold is exceeded. The switches are realized using pairs of power MOSFET transistors connected as shown at the bottom of Figure 4. If control voltage is applied between the MOSFET gate (G) and source (S) that is above the threshold conduction state for the MOSFETs, the switch will conduct. Otherwise, if G and S are shorted or the applied voltage is below the conduction threshold, the switch will be off. Note that power MOSFETs have excellent switching characteristics. They are voltage-controlled devices, with very low gate currents (~100 nA). The "off" resistance is in the range of M $\Omega$  and the "on" resistance in the

Sensors 2023, 23, x FOR PEER REVIEWINGS of 3 m $\Omega$  to 4.5 m $\Omega$ . Importantly, MOSFETs are capable of switching in the sub- $\mu$ s range. Low-cost power MOSFETs rated to 200 A are readily available.



Figure 4.IIN astriction to the anti-anging proncept.

Example operation of the autoranging circuit shown in Figure 4.

- 1. Low current: S<sub>1</sub>, S<sub>2</sub> and S<sub>3</sub> off, allowing greatest voltage across LVT, guaranteeing the best signal-to-noise ratio.
- Medium current: S1 on, S2 and S3 off, limiting the voltage across LVT, preventing LVT damage.
- 3. High current: S1 and S2 on, S3 off, further limiting the excess voltage across LVT and

Example operation of the autoranging circuit shown in Figure 4.

- 1. Low current: S<sub>1</sub>, S<sub>2</sub> and S<sub>3</sub> off, allowing greatest voltage across LVT, guaranteeing the best signal-to-noise ratio.
- 2. Medium current: S<sub>1</sub> on, S<sub>2</sub> and S<sub>3</sub> off, limiting the voltage across LVT, preventing LVT damage.
- 3. High current: S<sub>1</sub> and S<sub>2</sub> on, S<sub>3</sub> off, further limiting the excess voltage across LVT and preventing its damage.
- 4. Abnormal fault or test current: All switches on to eliminate overheating of the burden resistors.
- 5. •Sudden changes in optical signal due to the rapid MOSFET switching are detected by the FBG/PCT interrogator and output adjusted accordingly.

Note that a different number of resistors and associated switches can be used. For example, two resistors will enable a circuit with two threshold levels, while more than two resistors and associated switches will enable more gradual range extension.

#### 5. Proof-of-Concept Design of a PCT Autoranging Circuit

As explained above, the autoranging circuit is comprised of two (or more) burden resistors with dedicated MOSFET switches and control circuits. Moreover, the MOSFET Sensors 2023, 23, x FOR PEER REVIEWONTROL circuits can be replicated to actuate the relevant MOSFET pairs. To realize a proofof concept technology demonstrator, 1  $\Omega$  and 10  $\Omega$  burden resistors are used that are connected in series. The requirement of the design is such that when the input current crossestebeiloverfurrent renze (2. A in the present case), that when he are sent case of the present case 10. Osburden resistarn than je with connected to this resistars phaulog activate a while the circuit connected to the construction about the inactive to be a state of the present designs a source of the construction of the cons inputecturentitesce@lsubdee20sAothdeblookdctive.second giresuitshesigd activated protect the 1inpburdrentesisted ftber20 verheeshold, Note and simult showld active to protect the that the ch-aburdes revision and ane are as a share here the second s accruitment with the the first current of the second the second would result in it and the ansatz attain if it all the area in the second se current would result in 10 kW of power dissipated in a 1 O burden resistor in 1 s render-construction of the unit challenging. However, the autoranging circuit would conveniently ing the construction of the unit challenging. However, the autoranging circuit would con-short the burden resistor during the test, allowing for the use of burden resistors with veniently short the burden resistor during the test, allowing for the use of burden resistors with veniently short the burden resistor during the test, allowing for the use of burden resistors. greatly reduced power ratings and physical size and balk, simplifying the construction and with greatly reduced power ratings and physical size and bulk, simplifying the constructreducing unit cost.

The proposed control design is implemented yours iteration in the proposed automy sing circuits shown information figure 5.



Note that in Figures5 the child have a state of the convert of the

The interrogator of the PCT devices is a key component responsible for monitoring the current flow and detecting any sudden changes in voltage at the LVT. In normal operation, the interrogator receives a largely steady, sinusoidal voltage signal from the LVT connected to the burden of PCT. However, in certain conditions, such as a fault current, the current passing through the CT may exceed a predetermined threshold level. When this accurs the MOSEET quiteles in the autoranging circuit will actuate abruntly reduce

The interrogator of the PCT devices is a key component responsible for monitoring the current flow and detecting any sudden changes in voltage at the LVT. In normal operation, the interrogator receives a largely steady, sinusoidal voltage signal from the LVT connected to the burden of PCT. However, in certain conditions, such as a fault current, the current passing through the CT may exceed a predetermined threshold level. When this occurs, the MOSFET switches in the autoranging circuit will actuate, abruptly reducing the voltage at the burden–note again the sub-µs switching rate of MOSFETs.

In the ultimate realization of the autoranging system, the interrogator would need to be equipped with a high-speed voltage sensing capability and its firmware would need to be capable of determining sudden rapid change in voltage, ΔV/Δt, at the LVT. Such a system could use advanced signal processing techniques to accurately measure the rate of change in voltage over time, allowing it to identify the actuation of the MOSFET switches through the resulting voltage reduction/increase at the burden. For example, if a network fault current were to occur and the current passing through the CT exceeded the threshold level, the MOSFET switches would actuate and the interrogator would detect the sudden voltage drop at the burden, signaling the need for the change of measurement scale. Because of the rapid switching characteristics of the MOSFET switches, the voltage reduction/increase at the LVT due to MOSFET actuation would be easily differentiated from changes in signal *Sensors* 2023, 23, × FOR PEER REVIEW agnitude due to network events (faults). Note that rapidly occurring data the conditions

> on the network would be at least an order (or even three orders) of magnitude slower than the surges caused by MOSFET switching. Additionally, note that the CT would act as a start to would be at least an order of the surger of three network events. Thus, the pipel start in the surger of three network events. Thus, the pipel start is a start of the surger of three network events. Thus, the pipel start is a start of the surger of the

> would act as a low-pass filter further reducing the rate of change of any network The block diagram in Figure 5 shows an example of how an interrogator can detect nts. Thus, the proposed methodology seems plausible. vents changes in the secondary. CT current when the current exceeds a certain threshold. When the block diagram in Figure 5 shows an example of how an interrogator can detect this gesurs the MOSFETS in the automonging circuit will actuate stansing and den drop initacorrespondent voltage dotacted by the diversity as a final dependent of the property of t As this consequentities, the first where by the liver object out which the sequent is the second out of the liver of the l Andige sign applique bevirmwarefested internaster while detay Aruthen there in threshold the voltage signal of the LVT manifested as a large value of AV/At when the current thresh voltage and Is breached. The left vertical axis of the graph (in blue) represents the LVT voltage and old is breached. The left vertical axis of the graph (in red) represents CT secondary current. It can be the right vertical axis of the graph (in red) represents CT secondary current. It can be the right vertical axis of the graph (in red) represents CT secondary current. It can be seen in the graph that as includent be current exceeding should be an arbitrarily should be the second at the current exceeding should be an arbitrarily indicated time instant at the monther by Caroltage drops rapidly to a devolevel-dictated by the main again in the source of the second s change in AV4/Aubychubing the grin compensate for the constantion of the PCT. When When the entrevel vertices to on think walke, e.g., at \$5 misin Figure 7, the MOSFETS MOSFETs will turn off and the LVT voltage is again rapidly increased, which will be de-will turn off and the LVT voltage is again rapidly increased, which will be detected by the tected by the interrogator and an appropriate gain applied again to compensate for now interrogator and an appropriate gain applied again to compensate for now increased PCT increased PCT sensitivity i ne sensitivity of the sensors will be high during the nominal sensitivity. The sensitivity of the sensors will be high during the population and will barloword uring the fault current (or generally currents above a certain threshold).



**Figure 6.** Example of range switching detected by interrogator. **Figure 6.** Example of range switching detected by interrogator.



Figure 7. Example of fault current and corresponding LVT voltage signal. Note that the LVT voltage experiences a much greater rate of change at the point of current threshold level breach than the experiences a much greater rate of change at the point of current threshold level breach than the network fault current represented by the CT secondary current.

## 5.1: Besign of MOSFET Driver Circulit

5. F. Design of MOSFET Driver Circuit The key element of the autoranging circuit is the control circuit that drives the MOS-MOSFETs according to the specified requirements. The circuit is required to produce a voltage level that will switch the MOSFETs on for the duration of at least 1 s, and no longer than 3 s than 3 s (refer to the discussion above), when the current level rises above a certain threshold value. Note that will switch the MOSFETs on for the duration of at least 1 s, and no longer than 3 s than 3 s (refer to the discussion above), when the current level rises above a certain threshold value. Note that this value is dependent on the secondary nominal current, the C class burden class, burden resistance, and the voltage withstand of the LV1. The rule is that peak voltage withstand voltage recendent of the percendent of the secondary nominal current, the C class burden resistance, and the voltage withstand of the LV1. The rule is that peak voltage across the age across the builden does not exceed LVT s maximum withstand voltage. The fination withstand voltage recendent of the percendent of the peak voltage across the age across the builden deservice across the age across the above a transmut with stand voltage recendent with the peak voltage across the age across the builden deservice across the age across the distand voltage recendent VT and the peak voltage the the peak voltage across the withstand voltage recendent vice across the approximum withstand voltage recendent with the peak with the reagenet is 0. Consequently, here has present to be within the stand voltage recendent of the peak voltage across the distand voltage recendent with the peak voltage across the distand voltage recendent with the peak voltage across the second are not exceed LVT and the peak voltage of the peak voltage the approximum withstand voltage here the advect at the voltage across the advect at the peak voltage of the provide the present to be withis to account with the peak voltage recendent

as plasials of quieed that the MeSFET elaisting on this this fore drow OBRETS, possible the provide that the MeSFET elaistic to the the provide the threshold to the the threshold to the the threshold threshold the threshold threshold the threshold threshold the threshold threshol

"forbidden" region of operation and to prevent the circuit from oscillations around the threshold levels.

A block diagram of the country Lifertitary beserven ing Eiger. This This resvines varevery invited the Stars Eiger driver dentry Lifertiges ign.



Figures. Block diagram of control circuit to drive MOSFETS.

The control/driver circuitry is based on the following three building blocks:

- The negulator;
- The timesholdlevel detector;
- The comparator.

The output of the comparator is used as the gate source drive voltage, Was, of the MOSPETS. Topprovide the Was signal, two diodes were provided to complete a full-axile rectifier when operating with the internal (body) diodes of the MOSPET transistors, thus forming a full bridge rectifier. Standard rectifying diodes 1N4002 were used to serve this purpose. The rectified signal that is drawn directly from the diodes cannot be used as Vas signal alone. This must be first refined, regulated and fed into a control circuitary to be available as the desired Was signal. To achieve this, a comparator-based Schmitt Trigger was designed that enables the MOSPETs to completely switch on or off according to the requirements stated above.

The key design challenge is the requirement to power up the control circuit from the power available across the burden resists or thin the system possible time from the needs of a system of the power available across the burden resists or thin the system possible time from the needs of a system of the power available across the burden resists or thin the system provided accurately control circuit from the power available across the burden resists or the power within the time for a system of the power and the power and the power are the power and the power are the power and the power and the power are the power and the power are the power as soon as the Work of the power as soon as the Work of the total circuit must accumulate sufficient to the power as soon as the Work of the power as soon as the Work of the power total circuit from the power as soon as the Work of the power total circuit from the power as soon as the Work of the power total circuit from the power of the power o

dissipation in the burden resistor. However, the single, uninterrupted cycle must be longer

circuitry, a shorter than 1 s operation should still be acceptable, provided that the momentary switching off of the MOSFETs was sufficiently short as not to cause excessive heat dissipation in the burden resistor. However, the single, uninterrupted cycle must be longer than the duration of the longest fault on the power network, e.g., 300 ms, so that the duratiop of the longest fault on the power network, e.g., 300 ms, so that the duratiop of the longest fault on the power network, e.g., 300 ms, so that the duration of the longest fault on the power network, e.g., 300 ms, so that the duratiop of the longest fault on the power network, e.g., 300 ms, so that the duratiop of the longest fault on the power network, e.g., 300 ms, so that the duration of the longest fault on the power network, e.g., 300 ms, so that the current is reproduced outsets of the constraint of the constraint of the current is specific to the constraint of the current is described as follows. The voltage task equation grapides the comparator of the constraint of the cons

#### 5.1.1. Regulator Circuit Design 5.1.1. Regulator Circuit Design

The comparator is required to be powered with the V<sub>CC</sub> of 10 V DC for its correct. The comparator is required to be powered with the V<sub>CC</sub> of 10 V DC for its correct operation. Note that the comparator needs to generate sufficiently high voltage to drive the voltage to operator needs to generate sufficiently high voltage to drive the VCSFETs. The DC voltage should be free from distortion and such that it is available to the comparator to operate ideally for at least 1 s. The regulator voltage is also required to appear three distortions and such that it is available to the comparator to operate ideally for at least 1 s. The regulator voltage is also required to appear interesting of the distortion and such that is available to appear interesting of the second the discussion and such that is available appear interesting of the second to be the discussion of the discussion of the appear interesting of the second the discussion of the discussion of the discussion of the appear interesting of the properties of the discussion of the discussion of the appear interesting of the discussion of the discussion of the discussion of the discussion of the appear interesting of the properties of the discussion of



Figure 9. Circuit diagram of regulator.

Assistownin Higure 8, the input of the regulator is fed through AC/DOPoveerConwarter. The assistor and capacitor are salked ted for a very low time constant, keeping into consideration that reacyglpowers is available for the comparator to poper a for at at as at s1 & ZeZenetic diad DDs is connected tathched a conditions the constant voltage level for the regulator output, which in this case is 10 W.

The time constant of an RC circuit is equal to the product to the circuit resistancin a analytic time constant of an RC circuit is equal to the product to the circuit resistance in a constant of an RC circuit is equal to the product to the circuit care of the applied of the resistance in the resistance of the applied DC costings to the circuit time time time to the resistance of the applied DC costings to the circuit time time time to the resistance of the constant of a solution of the circuit care of the constant of a solution of the circuit care of the circuit care of the circuit care of the constant of the circuit care of the circuit care of the circuit care of the constant of the const

$$= R_{r1} \times C_1$$

$$= R_{r1} \times C_1$$

$$(1)$$

If  $V_{C1}$  is the voltage across the capacitor  $\hat{C}_1$  in volts,  $V_{SS1}$  is the steady state capacitor voltage in solve an analysis of the strange of t

$$V_{C1} = A_1 e^{-\frac{t_1}{R_{r1}C_1}} + V_{SS1}$$
(2)

initial voltage across the capacitor  $C_1$  when  $t_1 = 0$ , and  $t_1$  is the rise time of the regulator output in seconds, the voltage across the capacitor, Vci is given by (2)

$$V_{C1} = A_1 e^{-\frac{t_1}{R_{r1}C_1}} + V_{SS1}$$
(2)  
12 of 27

Sensors 2023, 23, 551

$$A_1 = -V_{SS1}$$

At  $t_1 = 0$ ,  $V_{C1} = 0$ ; substituting these values in (2) results in Therefore,

$$\mathbf{t}_{1} = -\mathbf{R}_{r1}^{A} \cdot \mathbf{C}_{1} \cdot \ln(\frac{V_{SS}}{A_{1}})$$
(3)

Therefore,

$$t_{1} = -R_{1} t_{\pm} C_{1} t_{1} \ln \left( \frac{V_{C1} - V_{C1} S_{S1}}{(1 - A_{V_{SS1}})} \right)$$
(4)

$$t_1 = -\tau_1 \cdot \ln\left(1 - \frac{V_{C1}}{V_{SS1}}\right)$$
(4)  
5.1.2. Threshold Level Detector Circuit Design

5.1.2. Athreshold level detector is proposed to generate a signal that will be fed to the noninverting input of the comparator to decide which state the comparator output should A threshold level detector is proposed to generate a signal that will be fed to the assume, i.e., high, or low. A proposed RC threshold level detector circuit is shown in Fig-non-inverting input of the comparator to decide which state the comparator output should ure 10. assume, i.e., high, or low. A proposed RC threshold level detector circuit is shown in Figure 10.





If  $V_{c2}$  is the voltage across the capacitor  $C_2$  in volts,  $V_{SS2}$  is the steady state capacitor voltage in volts,  $R_{th}$  is the charging resistance in ohms in series with the capacitor,  $t_2$  is the rise time of the threshold circuit output in seconds,  $C_2$  is the capacitance of the capacitor in farads,  $\tau_2$  is the time constant to f capacitor  $G_2$  and  $A_2$  is the initial voltage across the capacitor C2 when tz=00V Vis is geneby b(5).

$$V_{C_2}^{V_2} = A_{2} e^{-\frac{t_2}{R_{M}^{16} \xi_2}} + V_{SS2}$$
(5)

At  $t_2 = 0$ ,  $V_{C2} = 0$ . Substituting these values in (5) results in At  $t_2 = 0$ ,  $V_{C2} = 0$ . Substituting these values in (5) results in 17

$$A_2 = -V_{SS2}$$
$$A_2 = -V_{SS2}$$

Therefore,

Therefore,

$$t_{2} = -R_{th} * C_{2} * \ln\left(\frac{V_{C2} - V_{SS2}}{A_{2}^{2}}\right)$$
(6)

 $\tau_2$ , the time constant of capacitor  $C_2$  is given as  $\tau_2$ , the time constant of capacitor  $C_2$  is given as

$$\begin{aligned} \tau_2 &= R_{th} \times C_2 \\ \tau_2 &= R_{th} \times C_2 \end{aligned} (7) \eqref{7} \eqref{7} \eqref{7} \end{aligned}$$

Substituting  $\tau_2$  in (6) and substituting  $A_2$  with  $-V_{SS2}$  yields Substituting  $\tau_2$  in (6) and substituting  $A_2$  with  $-V_{SS2}$  yields

 $\tau_2$ 

$$t_2 = -\tau_2 * \ln\left(1 - \frac{V_{C2}}{V_{SS2}}\right)$$
(8)

The threshold output should always lag the regulator output. The requirement of threshold level detector output  $V_{IN+}$  lagging the regulator output  $V_{CC+}$  is fulfilled when  $t_2 > t_1$ .

$$t_2 = -\tau_2 * \ln(1 - \frac{V_{C2}}{V_{SS2}})$$
(8)

The threshold output should always lag the regulator output. The requirement of threshold level detector output  $V_{IN+}$  lagging the regulator output  $V_{CC+}$  is fulfilled when  $2\pi$ 

# 5.1.3. Comparator Circuit Design

>t

A Schmitt trigger comparator has been adopted in the design of the MOSFET driver A Schmitt trigger comparator has been adopted in the design of the MOSFET driver circuit. The advantage of such a comparator is that it introduces a degree of hysteresis, thus eliminating and undesirable oscillations of the comparator output around the thresho levels and hence oscillations of the MOSFET switches. Standard comparators were not able the thill the requirement of the design of the store size of the sterest of the tripper of such a comparator is that it introduces a degree of hysteresis, thus eliminating and undesirable oscillations of the comparator output around the thresho levels and hence oscillations of the MOSFET switches. Standard comparators were not able the thill the requirement of the design of the to their bight power consumption. Alowpower power of the factor of the design of the size of the size of the size of the safet in the teger and the design of the solution of the to the size of the size of the safet in the power power consumption. The design of the solution of the size of the size of the safet the tripper of the schemator of the solution of the size of the size of the safet in the power power consumption of the solution of the solution of the size of the size of the safet in the teger and the tripper of the solution of the power power of the solution of the teger and the tripper of the solution of the was used: The TS3911ET comparator comparator is shown in Figure 11.



Figure 11: Eircuit diagram of Schmitt Trigger Comparator

Here,  $W_{ref}$  is the reference voltage at the inverting terminal of the comparator and is set by the Zener divide  $D_5$ .  $W_{eff} = 5.5$  WV  $W_{t,ist}$  is the manaparator toutoutput tagk a  $Y_{e}$ ,  $W_{i,ist}$  is the inverting tinguing input tagk a  $Y_{e}$ ,  $W_{i,ist}$  is the inverting tinguing input tagk a  $Y_{e}$ ,  $W_{i,ist}$  is the inverting tinguing input tagk a  $Y_{e}$ ,  $W_{i,ist}$  is the inverting tinguing input tagk a  $Y_{e}$ ,  $W_{i,ist}$  is the inverting tinguing input tagk a  $Y_{e}$ ,  $W_{i,ist}$  is the inverting tinguing tinguing input tagk a  $Y_{e}$ ,  $W_{i,ist}$  is the inverting tinguing tinguing the form paraparator  $W_{i,ist}$  is the inverting tinguing tinguing the form paraparator  $W_{i,ist}$  is the inverting tinguing ting tinguing ting tinguing tinguing tinguing tingu

$$\mathbf{y}_{8\mathrm{H}\mathrm{I}} \equiv \mathbf{A}(\mathbf{w}_{\mathrm{I}\mathrm{N}+} - \mathbf{v}_{\mathrm{I}}\mathbf{w}_{\mathrm{I}\mathrm{N}-}) \tag{9}$$

In the circuit in Figure 11,  $R_{pu}$  is the pull up resistor (note that the op-amp has an open-collector output stage),  $R_{pu}^{th}$  is the feedback resistor, and  $R_{dc}$  is the discharging resistor of the threshold level detector circuit (see Figure 10).  $V_{CC+}^{cc+}$  is the output voltage of the regulator and the supply voltage of the comparator. The analysis of the circuit, when the comparator output is assumed high, leads to the following equation:

$$\frac{V_{CC+}}{R_{pu} + R_{fb} + R_{dc}} = \frac{V_{out}}{R_{fb} + R_{dc}} = \frac{V_{IN+}}{R_{dc}}$$
(10)

V<sub>OH</sub> is the output of the comparator when it is high and V<sub>OL</sub> is its output when it is low,

$$V_{OH} = \frac{V_{CC+} * (R_{dc} + R_{fb})}{R_{fb} + R_{dc} + R_{pu}}$$
(11)

As V<sub>CC</sub>- is connected to ground

$$V_{OL} = V_{CC-} = 0 V$$
 (12)

 $V_{TH}$  is the threshold voltage at the non-inverting input terminal to change the transition of the comparator from low to high when it crosses the  $V_{ref}$  level.

$$V_{\rm TH} = V_{\rm ref} \tag{13}$$

 $V_{TL}$  is the threshold voltage at the non-inverting input terminal to change the transition of the comparator from high to low.  $V_{TL}$  can be calculated as

$$V_{TL} = \frac{V_{OH} * R_{dc}}{R_{fb} + R_{dc}}$$
(14)

 $V_{HYST}$  is the voltage hysteresis created by the feedback resistor that is the difference between the two threshold detector voltages for the two transitions

$$V_{\rm HYST} = V_{\rm TH} - V_{\rm TL} \tag{15}$$

Figure 12 illustrates that if the output of the comparator  $V_{out}$  is low it will retain its state unless  $V_{IN+}$  exceeds a certain level which is  $V_{TH}$ . At that instance the comparator will change its state from low to high which in this case is  $V_{CC+,}$  i.e., 10 V. If  $V_{out}$  is high and  $V_{IN+}$  is reduced, the comparator will retain the high state even if the  $V_{TH}$  level is crossed again. When  $V_{IN+}$  is reduced from  $V_{TL,}$  the comparator will change its state from high to low which in this case is 0 V and will retain its low state unless  $V_{IN+}$  again exceeds the  $V_{ref}/V_{TH}$  mark. Figure 12 illustrates that a hysteresis of  $V_{HYST}$  is created in the transition of the comparator states so that the comparator output does not exhibit oscillatory behavior which would be undesirable for the MOSFETs. Additionally, it should be noted, that the use of a fast-switching comparator prevents the drive voltage at the MOSFET gate to dwell around the "forbidden range", preventing excessive heat dissipation in the MOSFETs.

Figure Figure Jac Hysteresise of vontramparater aperation.

#### 6. Experimental Setup to Verify Autoranging Concept

The regulator, threshold detector, and comparator circuits shown in Figures 9–11 were integrated into the complete driver circuit as shown in the block diagram in Figure 8. The resulting driver circuit was then combined with the remaining parts of the autoranging circuit as depicted earlier in Figure 5, to create the test setup for experimentation, which can be seen in Figure 13



Sensors 2023, 23, x FOR PEER REVIEW

#### 6. Experimental Setup to Verify Autoranging Concept

The regulator, threshold detector, and comparator circuits shown in Figures 9–11 were integrated into the complete driver circuit as shown in the block diagram in Figure 8. The resulting driver circuit was then combined with the remaining parts of the autoranging *Sensors* 2023, 23, x FOR PEER REVIEW cuit as depicted earlier in Figure 5, to create the test setup for experimentation, which 9 can be seen in Figure 13.



Figure 13.3 Block adjagram of the secondary current injection test setup for the autorapping actualit.

A component-level diagram of the autoralleling circuit together with the burden resistors and power supply arrangementare Bholwn threigure 14. The MOSFETs used in the circuit are FDB0300N1007L, succeed on the basis of their sufficient current handling, voltage withstand and low on resistance of approximately 3 m.O. A printed circuit board (PCB) was designed and manufactured for the autoral ging vircuit shown in Figure 14. A programmable AC voltage source of the statistic entropy of the autoral ging vircuit shown in Figure 14. A programmable AC voltage source of the autoral ging vircuit shown in Figure 14. A programmable AC voltage source of the autoral ging vircuit shown in Figure 14. A programmable for the autoral ging vircuit shown in Figure 14. A programmable for voltage source of the autoral ging vircuit shown in Figure 14. A programmable for the autoral ging vircuit shown in Figure 14. A programmable for the autoral ging vircuit shown in Figure 14. A programmable for voltage source of the autoral ging vircuit shown in Figure 14. Note that the Chroma Source is capable of delivering currents of up to 144 A (rms) at a maximum voltage of 150 V. A current limiting resistor was connected between the Chroma Source is a voltage source in the autoral ging circuit. Note that the Chroma source is a voltage source is capable of the autoral ging circuit. Note that the Chroma source is a voltage source is capable of MOSFET switches as the overall burden resistance rapidly decreases. This is a different behavior that experienced as if a CT was used, which would act predominantly as a current source. Nevertheless, the present arrangement is perfectly capable of demonstrating the capability and the proper function of the autoranging circuit.

As seen in Figure 14, a series of voltage/current probes were connected to the test circuit: (i) the output of the regulator, (ii) the output of the threshold level detector, (iii) referenderengenal, (iv) comparator output, and (v) across the burden/registor. The total input current was recorded through a current probe pico/Rechnol&gy TA167. The probe was capable of measuring current ap to 200 A (rms), with a frequency range up to 20 kHz at a resolution of  $\pm 100$  mA'and at an accuracy of 10% The probes were connected to the National Instruments' data acquisition<sub>16</sub> and Ni<sup>4</sup>SB6001 that was set up to sample the signals/at 16 kHz. NI DAQ Express software package was used for recording the voltage and current waveforms on the goin puter system. The two parts of the circuit (associated with the 10  $\Omega$  and 1  $\Omega$  wurden resistor) were investigated separately due to the limitation on the number of DAQ chamel 0.1 the circuit was tested at different surget.



**Figure 14**. Component-level circuit diagram of the secondary current injection test set-up for the





Figure 13. Block diagram of the secondary current injection test setup for the autoranging circuit.



The voltage/current records were used to determine the overall characteristics of the circuit along with the switching behavior of the MOSFETs.

#### 6.1. Timing Calculations of Regulator and Threshold Detector Outputs

Based on Equations (1)–(8), the rise times of the regulator and threshold detector outputs can be calculated for the 10  $\Omega$  and 1  $\Omega$  burden part of the circuit in Figure 14 separately as follows.

#### 6.1.1. Regulator Output for the 10 $\Omega$ Burden Circuit

If  $V_{C3}$  is the voltage across capacitor  $C_1$  in volts,  $V_{SS3}$  is the steady state capacitor voltage in volts after the charging has been completed,  $R_1$  is the charging resistance in ohms in series with the capacitor,  $C_1$  is the capacitance of the capacitor in farads,  $A_3$  is the initial voltage across capacitor  $C_1$  when  $t_3 = 0$ , and  $t_3$  is the rise time of the regulator output of the 10  $\Omega$  burden circuit in seconds, the voltage across the capacitor,  $V_{C3}$  is given by (16)

$$V_{C3} = A_3 e^{-\frac{V_3}{R_1 C1}} + V_{SS3}$$
(16)

At  $t_3 = 0$ ,  $V_{C3} = 0$ ; substituting these values in (16) results in

$$A_3 = -V_{SS3}$$

17 of 27

Therefore,

$$t_{3} = -R_{1} \cdot C_{1} \cdot \ln\left(\frac{V_{C3} - V_{SS3}}{A_{3}}\right)$$
(17)

 $\tau_3$  the time constant of capacitor C<sub>1</sub> is given as

$$\tau_3 = \mathbf{R}_1 \times \mathbf{C}_1 \tag{18}$$

Substituting  $\tau_3$  in (17) results in

$$\mathbf{t}_3 = -\tau_3 \cdot \ln\left(1 - \frac{\mathbf{V}_{\mathrm{C3}}}{\mathbf{V}_{\mathrm{SS3}}}\right) \tag{19}$$

### 6.1.2. Threshold Detector Output for the 10 $\Omega$ Burden Circuit

If  $V_{C4}$  is the voltage across capacitor  $C_2$  in volts,  $V_{SS4}$  is the steady state capacitor voltage in volts,  $R_4$  is the charging resistance in ohms in series with the capacitor,  $t_4$  is the rise time of the threshold detector output of the 10  $\Omega$  burden circuit in seconds,  $C_2$  is the capacitance of the capacitor in farads,  $\tau_4$  is the time constant of capacitor  $C_2$  and  $A_4$  is the initial voltage across capacitor  $C_2$  when  $t_4 = 0$ ,  $V_{C4}$  is given by (20).

$$V_{C4} = A_4 e^{-\frac{v_4}{R_4 C_2}} + V_{SS4}$$
(20)

At  $t_4 = 0$ ,  $V_{C4} = 0$ ; substituting these values in (20) results in

1

$$A_4 = -V_{SS4}$$

Therefore,

$$t_4 = -R_4 * C_2 * \ln\left(\frac{V_{C4} - V_{SS4}}{A_4}\right)$$
(21)

 $\tau_4$ -the time constant of capacitor C<sub>2</sub> is given as

$$\tau_4 = R_4 \times C_2 \tag{22}$$

Substituting  $\tau_4$  in (21) results in

$$t_4 = -\tau_4 * \ln\left(1 - \frac{V_{C4}}{V_{SS4}}\right)$$
(23)

#### 6.1.3. Regulator Output for the 1 $\Omega$ Burden Circuit

If  $V_{C5}$  is the voltage across capacitor  $C_3$  in volts,  $V_{S55}$  is the steady state capacitor voltage in volts after the charging has been completed,  $R_{12}$  is the charging resistance in ohms in series with the capacitor,  $C_3$  is the capacitance of the capacitor in farads,  $A_5$  is the initial voltage across capacitor  $C_3$  when  $t_5 = 0$ , and  $t_5$  is the rise time of the regulator output of the 1  $\Omega$  burden circuit in seconds, the voltage across the capacitor,  $V_{C5}$  is given by (24).

$$V_{C5} = A_5 e^{-\frac{t_5}{R_{12}C_3}} + V_{SS5}$$
(24)

At  $t_5 = 0$ ,  $V_{C5} = 0$ ; substituting these values in (24) results in

$$A_5 = - \, V_{SS5}$$

Therefore,

$$t_{5} = -R_{12} \cdot C_{3} \cdot \ln\left(\frac{V_{C5} - V_{SS5}}{A_{5}}\right)$$
(25)

 $\tau_5$ -the time constant of capacitor C<sub>3</sub> is given as

$$\tau_5 = \mathbf{R}_{12} \times \mathbf{C}_3 \tag{26}$$

Substituting  $\tau_5$  in (25) results in

$$\mathbf{t}_5 = -\tau_5 \cdot \ln\left(1 - \frac{\mathbf{V}_{C5}}{\mathbf{V}_{SS5}}\right) \tag{27}$$

#### 6.1.4. Threshold Detector Output for the 1 $\Omega$ Burden Circuit

If  $V_{c6}$  is the voltage across capacitor  $C_4$  in volts,  $V_{SS6}$  is the steady state capacitor voltage in volts,  $R_{15}$  is the charging resistance in ohms in series with the capacitor,  $t_6$  is the rise time of the threshold detector output of the 1  $\Omega$  burden circuit in seconds,  $C_4$  is the capacitance of the capacitor in farads,  $\tau_6$  is the time constant of capacitor  $C_4$  and  $A_6$  is the initial voltage across capacitor  $C_4$  when  $t_6 = 0$ ,  $V_{C6}$  is given by (28).

$$V_{C6} = A_6 e^{-\frac{to}{R_{15}C_4}} + V_{SS6}$$
(28)

At  $t_6 = 0$ ,  $V_{C6} = 0$ ; substituting these values in (28) results in

$$A_6 = -V_{SS6}$$

Therefore,

$$t_6 = -R_{15} * C_4 * \ln\left(\frac{V_{C6} - V_{SS6}}{A_6}\right)$$
(29)

 $\tau_6$ -the time constant of capacitor C<sub>4</sub> is given as

$$\tau_6 = \mathbf{R}_{15} \times \mathbf{C}_4 \tag{30}$$

Substituting  $\tau_6$  in (29) results in

$$t_6 = -\tau_6 * \ln\left(\frac{V_{C6} - V_{SS6}}{A_6}\right)$$
(31)

The requirement of the threshold level detector output,  $V_{IN+}$ , lagging the regulator output,  $V_{CC+}$ , for both the 10  $\Omega$  burden and 1  $\Omega$  burden circuits is fulfilled when  $t_4 > t_3$  and  $t_6 > t_5$ . All the components were selected and tested in order to fulfil the timing requirement of the circuitry.

#### 6.2. Experimental Setup to Verify Autoranging Concept and Results

A series of laboratory experiments were performed in order to confirm the correct operation of the autoranging circuit. Nomenclature for the recorded waveforms and signals in the subsequent plots can be seen in Table 4 below.

Table 4. Description of the plot signals.

| Variable | Description                                         |  |  |  |  |
|----------|-----------------------------------------------------|--|--|--|--|
| Vreg     | Regulator output voltage, $V_{cc+}$                 |  |  |  |  |
| Vth      | Threshold detector output voltage, $V_{\text{in+}}$ |  |  |  |  |
| Vref     | Reference voltage, $V_{in-}$                        |  |  |  |  |
| It       | Total injected current from Chroma source           |  |  |  |  |
| Vout     | Comparator output voltage, $V_{\mbox{GS}}$          |  |  |  |  |
| Vb       | Voltage across the burden resistor                  |  |  |  |  |

**Tuble 1.** Description of the plot signals

| <br>Variable | Description                                |       |  |  |
|--------------|--------------------------------------------|-------|--|--|
| Vreg         | Regulator output voltage, V <sub>cc+</sub> |       |  |  |
| <br>Vth      | Threshold detector output voltage, Vin+    |       |  |  |
| Vref         | Reference voltage, Vin-                    |       |  |  |
| <br>It       | Total injected current from Chroma source  | 19 of |  |  |
| <br>Vout     | Comparator output voltage, V <sub>GS</sub> |       |  |  |
| <br>Vb       | Voltage across the burden resistor         |       |  |  |

Sensors 2023, 23, x FOR PEER REVIEW

6.2.1. Investigations of the 10  $\Omega$  Burden Circuit

6.2.1. In The gallow inight the large the Gesults of the experimental investigations for the 10  $\Omega$ 

builden parts of the cline idea in the construction of the cline is turned on the regulator output to the limited sampling frequency of 16 kHz, the near course is turned on the regulator output to the limited sampling frequency of 16 kHz, the near course is turned on the regulator output to the limited sampling frequency of 16 kHz, the near course is turned on the regulator output to the limited sampling frequency of 16 kHz, the near course is turned on the regulator output to the limited sampling frequency of 16 kHz, the near course is turned on the regulator output to the limited sampling frequency of 16 kHz, the near course is turned on the regulator output to the limited sampling frequency of 16 kHz, the near course is turned on the near labor.

to the initial sampling frequency of 18 kHz. The transformer of the regulator output version of the initial sampling frequency of 18 kHz. The version of the regulator output version of the initial sampling frequency of 18 kHz. The version of the regulator output version of the regulator of the initial version of the proximately 10.5 V (because of Zener diode Da) within 1.5 ms. Put Version of the reference voltage signal version of the proximately 10.5 V (because of Zener diode Da) within 1.5 ms. The reference voltage signal version of the proximately 10.5 V (because of Zener diode Da) within 1.5 ms. The reference voltage signal version version version version version of the proximately 10.5 V (because of Zener diode Da) within 1.5 ms. The threshold detector voltage version of the proximately 10.5 V (because of Zener diode Da) within 1.5 ms are sampling to the standard proximately 10.5 V (because of Zener diode Da) within 1.5 ms are sampling to the standard proximately 10.5 V (because of Zener diode Da) within 1.5 ms are sampling to the standard proximately 10.5 V (because of Zener diode Da) within 1.5 ms are sampling to the standard proximately 10.5 V (because of Zener diode Da) within 1.5 ms are sampling to the standard proximately 10.5 V (because of Zener diode Da) within 1.5 ms are sampling to the standard proximately 10.5 V (because of Zener diode Da) are standard proximately 10.5 V (because of Zener of diode da) and standard proximately 10.5 V (because of Zener of diode da) and standard proximately 10.5 V (because of Zener of diode da) and standard proximately 10.5 V (because of Zener of diode da) and and standard proximately 10.5 V (because of Zener of diode da) and standard proximately 10.5 V (because of Zener of diode da) and standard proximately 10.5 V (because of Zener of diode da) and standard proximately 10.5 V (because of Zener of diode da) and standard proximately 10.5 V (because standard proximately 10.5 V (because of Zener of diode da) and standard proximately 10.5 V (because standard proximate



Figure 15, 16 12 burden circuit operation at 100 A(rms) input current over 3 ms.

In FigEigufe the observationariteration cambles with the quility of the input current from the characteristic and the state of the second constraints and th



**Figure 16.** 10 Ω burden circuit operation at 100 A(rms) input current over 20 ms. **Figure 16.** 10 Ω burden circuit operation at 100 A (rms) input current over 20 ms.

Figure 17, shows that after MOSFET activation, V<sub>out</sub> retains its high state for a period of 3.4 s with an intermediate "dip" at 1.64 s whose duration is less than 1 ms. Such a behavior of the circuit is acceptable because in such a short time there cannot be enough power dissipation across the burden resistor to cause damage to the resistors. Addition-



#### Figure 16. 10 Ω burden circuit operation at 100 A(rms) input current over 20 ms.

Figure 17, shows that after MOSFET activation, Vout retains its high state for a period of 3.4 stiattrah/intermediate/fup/MQSFET satingtion. Vout retains its high state for a period havfor to raite intermediate for a sating to retain the state of the s



Figure 17.0 for budden circuit operation at 1000 (Amshispin burtent enverse of a substant and the substant and the substant of the substant

The plot shown in Figure 18 was obtained from the experiments performed on the 10 During the performant of the variable of the providence of the providence

during the MOSFETs de-activation at the intermediate dip rwhich could not be measured directly due to the limitation of the data acquisition card (voltage measurement range of The plot shown in Figure 18 was obtained from the experiments performed on the 10 V). This sudden rise of burden voltage at the intermediate dip was investigated with 10  $\Omega$  burden circuit at 100 A (rms) input current to investigate the effectiveness of the help of a voltage divider and is discussed in Section 6.2.6.



Figure 18. Burden voltage access the 10 2 burden circuit at 100 A (7ms) input current (MOSFETs switched on).

6.2.3. Investigations of the 1  $\Omega$  Burden Circuit

The following figures depict the results of the experimental investigations for the 1  $\Omega$  burden circuit carried out at 100 A (rms) input current.

The operation of the 10 burden part of the circuit is analogous to that of the 10  $\Omega$ 

The plot in Figure 18 illustrates voltage across 10  $\Omega$  burden resistor R<sub>11</sub>, at 100 A (rms) while the MOSFETs are switched on. Each MOSFET (M<sub>1</sub>, M<sub>2</sub>) is expected to exhibit a resistance of approximately 3 m $\Omega$  when they are completely activated. At 100 A (rms) input current, the burden voltage can be seen as 0.55V (rms). This voltage drop across the MOSFETs will need to be taken into account in the final reproduction of the input current within the sensor interrogation system.

It should be noted that the burden voltage rises initially to a peak level of above 10 V during the MOSFETs de-activation at the intermediate dip, which could not be measured directly due to the limitation of the data acquisition card (voltage measurement range of 10 V). This sudden rise of burden voltage at the intermediate dip was investigated with the help of a voltage divider and is discussed in Section 6.2.6.

### 6.2.3. Investigations of the 1 $\Omega$ Burden Circuit

The following figures depict the results of the experimental investigations for the 1  $\Omega$  burden circuit carried out at 100 A (rms) input current.

The operation of the 1Ω burden part of the circuit is analogous to that of the 10 ΩSensors 2023, 23, x FOR PEER REVIEWThe operation of the 1Ω burden part as can be seen in Figure 19. The graph in Figure 19 illustrates that as soon as<br/>the power from chroma source is turned on, the regulator output V<sub>CC+</sub> saturates at 10.5 V(because of Zener diode D<sub>9</sub>) at approximately 2.3 ms. The reference voltage V<sub>ref</sub> saturates at<br/>5.5 V (because of Zener diode D<sub>10</sub>) at approximately 2.4 ms. The threshold detector voltage<br/>activates the the twinking the power from the institutes are instituted with a burgelowinesistation the figure after and some setting the power for whiles the power for the institute of the twinking the power for the thread of the power for th



Figure 19.1. A Burden circuit operation at 100 (mms) input current over the duration of 3 ms.

12 The graph in Figure 20 covers one complete cycle of the input current over the duration of 20 mseurer, a frequency of 50 Hz with an amplitude of approximately 100 A (rms). The rapidly rising current at the MOSFET switching times is clearly visible.

Figure 21 shows that after MOSFET activation,  $V_{out}$  retains its high state for a period of 3.2 swith an intermediate dip at 1.56 s whose domain is less than 1 ms-similar to the case of the 10  $\Omega$  burden part of the circuit. This keeps the MOSFETs pair M<sub>3</sub> and M<sub>4</sub> activated, for the first the conduct current with a very low resistance. The two surges in the current waveform (steep inclines) shown in Figures 19 and 20 signify the precise timing of MOSFET switching for the 10  $\Omega$  and 1  $\Omega$  burden circuits. It should be noted that whilst the recording of the waveforms generated by both parts of the circuit were performed separately, they were both combined and functioned simultaneously as evident from the current surges indicated by the current graph. 0 0.005 0.01 0.015 0.02 Time (s)





22 of 27

**Figure 19.** 1  $\Omega$  burden circuit operation at 100 A(rms) input current over the duration of 3 ms. **Figure 19.** 1  $\Omega$  burden circuit operation at 100 A(rms) input current over the duration of 3 ms.



**Figure 2020**. Ω bubdencritewit opposition at 10004 (Aug) input current over 20 20 sms. Figure 20. 1 Ω burden circuit operation at 100 A (rms) input current over 20 ms. Sensors 2023, 23, x FOR PEER REVIEW

X 2.5875

10

24 of 29

## 6.2.4. Burden Voltage across the 1 $\Omega$ Burden Gircuit (MOSFETs on)

The waveforms shown in Figure 22 were obtained from the experiments performed on the  $1 \Omega$  burden circuit at 100 A (rms) input current to again investigate the effectiveness of the shorting of the 1- $\Omega$  burden resistor,  $R_{22}$ , by the MOSFETs when they are activated.

The graph in Figure 22 illustrates the voltage across 1  $\Omega$  burden resistor R<sub>22</sub> at 100 A (rms) when the MOSFETs are switched on Again, each MOSFET (M3, M4) is expected to exhibit a resistance of approximately 3 m $\Omega$  when they are completely activated. At 100 A (rms) input current, the burden voltage can be seen as 0.50 V (rms).

As discussed in Section 6.2.2., the initial maximum value of burden voltage was not captured by the data acquisition; card due to its measurement limitation. There is a possibility that initial burden voltage exceeds the LVT maximum voltage for a very short du-Fire Fifted Riburd Prein to Previous a good Action Spirit Previous Previous

19 If a particular control of the activation at 100 A(rms) input current over the duration of 4 s. input 21, 1Ω, hurden circuit operation at 100 A(rms) input current over the duration of 4 s. 6.2.4. Burden Voltage across the 1 Ω Burden Circuit (MOSFETs on) Again, the surges in the current graph indicate the actuation of the two MOSFET. The waveforms shown in Figure 22 were obtained from the experiments performed pairs within one fourth of the cycle. The rapid decrease in the burden voltage will be de-on the 1 Ω burden circuit at 100 A (rms) input current to again investigate the effectiveness tected at the interrogator end of the actual sensor system. of the shorting of the 1 Ω burden resistor, R<sub>22</sub>, by the MOSFETs when they are activated.



Fisyure222.Buddenvoltageeserss119.buddencercuiteat1100Arms)sinnpuccurrent.

6.2.5. The grization for the 1 Abstrates the will for eliferent placed in esistem Reput 100 A (rmanewhensity ob a state of the second of t parator output is affected. This is because the charging time of the capacitors within the regulator and threshold circuits is affected by the phase of the burden voltage, corresponding to the phase of the input current. It is expected that if a fault initiates at peak current of the input signal, the charging time of the circuit will be shorter than that for the fault initiation at a zero-crossing moment of the input signal. Following are some graphs

exhibit a resistance of approximately 3 m $\Omega$  when they are completely activated. At 100 A (rms) input current, the burden voltage can be seen as 0.50 V (rms).

*Sensors* **2023**, 23, x FOR PEER REVIEW As discussed in Section 6.2.2., the initial maximum value of burden voltage was not captured by the data acquisition card due to its measurement limitation. There is a possibility that initial burden voltage exceeds the LVT maximum voltage for a very short duration. TVS diode proposed to be connected in parallel to LVT provides protection for

these high voltage spikes.

Again, the surges in the current graph indicate the actuation of the two MOSFET pairs satwithins and to Write opproximately a target and to the second at at the brosses Valtage woill the determinant at at the times the second second

The graph in Figure 24 illustrates that as soon as the power from the Chroma source is furned with the formation of the end of the source of the age with the the source of the age with the source of the age with the source of the age with the source of t

initiation of the comparator of the comparator of the second state of the comparator of the comparator



Figuge 23. chication diverses the for the formation of th

The graph in Figure 23 illustrates that as soon as the power from the Chroma source is turned on, at an input current of 60 A (rms) with 0° phase shift, the regulator output  $V_{CC+}$  saturates at 10.5 V at approximately 3.1 ms. The reference voltage  $V_{ref}$  saturates at 5.5 V at approximately 3.1 ms as well. The threshold detector voltage  $V_{th}$  lags  $V_{ref}$  initially. As soon as saturation of  $V_{ref}$  is achieved,  $V_{th}$  crosses  $V_{ref}$  at  $3_{0}^{5}$  ms.  $V_{th}$  after crossing  $V_{ref}$  saturates at 7.7 V at approximately 3.7 ms. As soon as  $V_{th}$  crosses  $V_{ref}$ ,  $V_{out}$  of the comparator turns high and saturates at 10.5 V at approximately 3.9 ms.

6 The graph in Figure 24 illustrates that as soon as the power from the Chroma source is turned on, at an input current of 60 Å (rms) with 60° phase shift, the regulator output  $V_{CC+}$  saturates at 10.5 V at approximately 1.8 ms. The reference voltage  $V_{ref}$  saturates at 5.5 V at approximately 1.8 ms as well. The threshold detector voltage  $V_{th}$  lags  $V_{ref}$  initially. As soon as the saturation of  $V_{ref}$  is achieved,  $V_{th}$  crosses  $V_{ref}$  with 2.2 ms.  $V_{th}$  after crossing  $V_{ref}$  saturates at



**Figure 24.** Activation time of the 1  $\Omega$  burden circuit at 60 A(rms) input current with 30° phase angle.



**Figure 23**. Activation time of the 1  $\Omega$  burden circuit at 60 A(fms) input current with 0° phase andefinition of the comparator turns high  $V_{ref}^{gle}$ . Vout of the comparator turns high and saturates at 10.5 V at approximately 2.56 ms.



Figuge 24 24. Availantiment then P burdenerirs with a Co Armship muturerent with 3 30 phase angle.



Figuga 25-29. chientian directed by the power contract of the power of

The graph in Figure 25 illustrates that as soon as the power from the Chroma source 6.26tBurdton/, at age idputing the Anton or Physical Action of the Physical Action of the Anton of the

Vcas ensuraseena 19eetions approximately transmitcher effective and obtage V is 20 turates at A 5 disk as approximately 6122, more walken be determined as the entermediate of the enterme



den voltage across the 10  $\Omega$  burden circuit and was then again scaled up to its actual value to represent in the graph. In Figures 1 and 5, it can be seen that TVS diode was placed in the original circuit to protect the LVT from overvoltage. It was therefore desirable to find if the voltage rise during the sudden deactivation of MOSFETs during the intermediate dip would breach the LVT safety threshold of 30 V. If the safety threshold was 230# 27 breached, TVS diodes could be eliminated, simplifying circuit design. The graph in Figure 26 depicts the region of the intermediate dip for the 10  $\Omega$  burden circuit when a current of 90 A (rms) was applied. It is evident in the graph that the burden voltage is well below the region of the intermediate dip for the 10 O burden circuit when a current of 90 A (rms) the range of the LVT maximum withstand voltage. The burden voltage suddenly rises was applied. It is evident in the graph that the burden voltage is well below the range of within the LVT maximum withstand voltage. The burden voltage suddenly rises within the LVT maximum withstand voltage. The burden voltage suddenly rises within the LVT of maximum withstand voltage. The burden voltage suddenly rises within the LVT maximum withstand voltage. The burden voltage suddenly rises within the LVT of maximum withstand voltage. The burden voltage suddenly rises within the LVT of maximum withstand voltage. The burden voltage suddenly rises within the LVT maximum withstand voltage, be used the non-the temporal resolution of the maximum withstand voltage level and then goes to minimum in less than 0.3 ms. Note that data acquisition process would have prevented the visibility of the peak. Further investi-the actual spike may have been larger, but the temporal resolution of the data acquisition process would have prevented the visibility of the peak, with greater sampling process would have prevented the visibility of the peak. Turther investigation may be frequency. necessary to capture the signals around the peak with greater sampling frequency.



Figure 2628. updeneroltonege tress 1010 burdenerits with at a 900 km phi burdenerat anterendiatase dip. dip. 7. Discussion

The behavior of the proof-of-concept autoranging circuit demonstrated through the series of experiments has been proven correct. When the input current was above 2 A, resulting in 22 V across the burden resistors (around the LVT limit), the 10  $\Omega$  burden circuitry activated while that of the 1  $\Omega$  burden circuit remained inactive, reducing the voltage across the burden (and the LVT) to 2 V, thus extending the measurement range. Furthermore, the results showed that when the current was increased beyond 20 A, the 1  $\Omega$ burden circuitry also activated, shorting the burden resistors with the internal on resistance of the MOSFET transistors. This would result with a voltage of around 1 V across both burden resistors and the LVT—enabling current monitoring but preventing the LVT and the burden resistors from damage due to excessive voltage/power dissipation.

It is clear from the graphs presented in the paper that the comparators function according to the design. The 1  $\Omega$  burden and 10  $\Omega$  burden comparator circuits are activated within the desired time and retain their high state continuously for over 1.5 s, followed by a fall in the output voltage of less than 1 ms. Within the 1ms, the circuitry recharges and the comparator high state is recovered, resulting in only a short-lasting voltage rise across the burden resistors. If this was to rise above the LVT damage threshold, the TVS diodes would activate to prevent the LVT from damage.

It was also observed that at the boundary of comparator activation, i.e., for the 10  $\Omega$ burden circuit at 2 A and 1  $\Omega$  burden circuit at 20 A, the activation time of the comparators is approximately 60 ms. This time reduces as the input current is increased and ultimately falls within the 5 ms window as the current increases. The extended inception time is acceptable at the boundary currents as the burden resistors and the LVT are designed to cope with these nominal currents on a continuous basis.

It should be noted that the recording of the voltage/current signals from the control circuits for the 1  $\Omega$  and 10  $\Omega$  burden resistors were performed separately due to limitations of the data acquisition system (DAQ). However, the two parts of the circuit were combined and both functioning and performing their driving operations simultaneously, as evidenced by the surges in the current waveforms shown in Figures 15 and 19.

#### 8. Conclusions and Future Work

In this paper a series of design steps and experimental investigations performed on the novel autoranging circuit are reported on. The results indicate that the novel approach can address an existing technological gap within the hybrid optical sensor by passively extending the measurement range of the device at its remote end. The paper has reported on a proof-of-concept two-stage autoranging circuit, its detailed design methodology, and extensive testing campaign. The circuit was based on high-performance MOSFETs acting as bi-directional switches. The experimental results were encouraging as the behavior of the proof-of-concept circuit was in accordance with the design. It was shown that the circuit correctly reacts to the emulated secondary CT current levels by bypassing the two burden resistors, 10  $\Omega$  and 1  $\Omega$ , at correct current thresholds. It was shown that this desired circuit behavior offers a passive, local sensitivity adjustment for the PCT device. It was also shown how such sensitivity adjustments can be detected by the remote interrogator through the measurement of the rate of change of the LVT voltage. The design of the MOSFET driver circuit was optimized through analytical calculations and fine-tuning of the component values during the experimental investigations. For example, the driver circuitry around the comparator is nearly optimal in terms of the power consumption as most of the energy accumulated during the charging phase is spent by the comparator during the high-state holding phase, minimizing the power surge during the charging phase.

A further quantitative analysis will be carried out on the circuit design in the future. This will include the analysis of measurement errors during the MOSFET switching phase as the MOSFET driver drains power/current from the burden resistor which can be considered an error current. As stated above, this driver circuit can be further optimized in a way that it consumes least amount of power from the burden resistor. Further investigations of the autoranging circuit will be carried out with the real LVT and interrogator in the future. A switching detection algorithm will be deployed within the firmware of the interrogator. Furthermore, future experiments and investigations will involve primary injection and the utilization of actual CTs.

**Author Contributions:** Conceptualization, B.M. and P.N.; methodology, B.M. and P.N.; software, B.M.; validation, B.M., P.N. and G.F.; formal analysis, B.M.; investigation, B.M.; resources, B.M.; data curation, B.M.; writing—original draft preparation, B.M.; writing—review and editing, B.M., P.N. and G.F.; visualization, B.M.; supervision, P.N. and G.F.; project administration, P.N. and G.F., funding acquisition, P.N. All authors have read and agreed to the published version of the manuscript.

**Funding:** This research was carried out within the EMERGE project (application number 10034757) funded by Smart Grants, an Innovate UK's responsive grant funding programme, Impact Acceleration Account, the University of Strathclyde, and Synaptec Ltd. Glasgow, UK. The APC was funded by the University of Strathclyde.

Institutional Review Board Statement: Not applicable.

Informed Consent Statement: Not applicable.

**Data Availability Statement:** All data underpinning this publication are openly available from the University of Strathclyde KnowledgeBase at: https://doi.org/10.15129/18206014-b5a4-4b37-aef8-9 22803dc43ad, (accessed on 6 October 2022).

**Acknowledgments:** The research carried out in this paper was supported by Synaptec and National Physical Laboratory (NPL). Special thanks to the technical staff at the University of Strathclyde for their support.

Conflicts of Interest: The authors declare no conflict of interest.

#### References

- Thomas, R.; Vujanic, A.; Xu, D.Z.; Sjodin, J.E.; Salazar, H.R.M.; Yang, M.; Powers, N. Non-Conventional Instrument Transformers Enabling Digital Substations for Future Grid. In Proceedings of the IEEE Power Engineering Society Transmission and Distribution Conference, Dallas, TX, USA, 3–5 May 2016. Volume 2016-July.
- 2. Močnik, J.; Humar, J.; Žemva, A. A Non-Conventional Instrument Transformer. Measurement 2013, 46, 4114–4120. [CrossRef]

- Xu, D.; Sae-Kok, W.; Vujanic, A.; Motta, A.; Powers, N.; Neo, T. Fiber-Optic Current Sensor (FOCS): Fully Digital Non-Conventional Instrument Transformer. In Proceedings of the 2019 IEEE PES GTD Grand International Conference and Exposition Asia, GTD Asia 2019, Bangkok, Thailand, 19–23 March 2019.
- 4. Dziuda, L.; Niewczas, P.; Fusiek, G.; McDonald, J.R. Hybrid Fiber Optic Voltage Sensor for Remote Monitoring of Electrical Submersible Pump Motors. *Opt. Eng.* **2005**, *44*, 064401. [CrossRef]
- 5. Bohnert, K.; Gabus, P.; Kostovic, J.; Brändle, H. Optical Fiber Sensors for the Electric Power Industry. *Opt. Lasers Eng.* 2005, 43, 511–526. [CrossRef]
- 6. Bi, L.; Li, H. An Overview of Optical Voltage Sensor. In Proceedings of the Proceedings—2012 International Conference on Computer Science and Electronics Engineering, ICCSEE 2012, Hangzhou, China, 23–25 March 2012; Volume 3.
- Silva, R.M.; Martins, H.; Nascimento, I.; Baptista, J.M.; Ribeiro, A.L.; Santos, J.L.; Jorge, P.; Frazão, O. Optical Current Sensors for High Power Systems: A Review. Appl. Sci. 2012, 2, 602–628. [CrossRef]
- 8. Orr, P.; Fusiek, G.; Niewczas, P.; Booth, C.D.; Dysko, A.; Kawano, F.; Nishida, T.; Beaumont, P. Distributed Photonic Instrumentation for Power System Protection and Control. *IEEE Trans. Instrum. Meas.* **2015**, *64*, 19–26. [CrossRef]
- Nelson, J.; Fusiek, G.; Clayburn, L.; Niewczas, P.; Booth, C.; Orr, P.; Gordon, N. Development and Testing of Optically-Interrogated Current Sensors. In Proceedings of the 2016 IEEE International Workshop on Applied Measurements for Power Systems, AMPS 2016—Proceedings, Aachen, Germany, 28–30 September 2016.
- 10. Fusiek, G.; Nelson, J.; Niewczas, P.; Havunen, J.; Suomalainen, E.P.; Hallstrom, J. Optical Voltage Sensor for MV Networks. In Proceedings of the IEEE Sensors 2017, Glasgow, UK, 29 October–1 November 2017; Volume 2017-December.
- Fusiek, G.; Niewczas, P.; Gordon, N.; Orr, P.; Clarkson, P. 132 KV Optical Voltage Sensor for Wide Area Monitoring, Protection and Control Applications. In Proceedings of the I2MTC 2020—International Instrumentation and Measurement Technology Conference, Dubrovnik, Croatia, 25–28 May 2020.
- Fusiek, G.; Niewczas, P. Photonic Voltage Transducer with Lightning Impulse Protection for Distributed Monitoring of MV Networks. Sensors 2020, 20, 4830. [CrossRef] [PubMed]
- 13. Niewczas, P.; Orr, P. Signal Conditioning Stage GB2118895.8, 12 December 2021.
- 14. Fusiek, G.; Niewczas, P.; Judd, M.D. Towards the Development of a Downhole Optical Voltage Sensor for Monitoring Electrical Submersible Pumps. *Sens. Actuators A Phys.* **2012**, *184*, 173–181. [CrossRef]
- 15. PI Physik Instrumente Ltd. Available online: http://www.piceramic.com/product-detail-page/p-882 (accessed on 18 November 2020).
- Dziuda, L.; Fusiek, G.; Niewczas, P.; Burt, G.M.; McDonald, J.R. Laboratory Evaluation of the Hybrid Fiber-Optic Current Sensor. Sens. Actuators A Phys. 2007, 136, 184–190. [CrossRef]
- 17. Ikeya, T.; Yoshida, K.; Ogai, M. Applications of Optical Fibers for Overhead Transmission Lines. *IEEE J. Sel. Areas Commun.* **1986**, *4*, 699–705. [CrossRef]
- 18. Sharma, S.C. Solutions for Fibre-Optic Cables Installed on Overhead Power Transmission Lines—A Review. *IETE Tech. Rev.* **1994**, 11, 215–222. [CrossRef]
- Jones, J.A.; Ostendorp, M.; Gela, G. TR-108959; Fiber Optic Cables in Overhead Transmission Corridors A State-of-the-Art Review. 1997. Available online: https://nocapx2020.info/wp-content/uploads/2010/10/fiber-optic-tr-108959.pdf (accessed on 15 January 2021).
- 20. ISO 8894-2; IEC 60044-1; Instrument Transformers—Part 1: Current Transformers. IEC: Geneva, Switzerland.
- Niewczas, P.; Fusiek, G.; McDonald, J.R. Dynamic Capabilities of the Hybrid Fiber-Optic Voltage and Current Sensors. In Proceedings of the IEEE Sensors 2006, Daegu, Republic of Korea, 22–25 October 2006.
- Becker, J. Defining Short-Circuit Values for Circuit Breakers. Available online: https://new.abb.com/news/detail/11829/ defining-short-circuit-values-for-circuit-breakers (accessed on 10 February 2021).
- IEC 60947-3; Low-Voltage Switchgear and Controlgear—Part 3: Switches, Disconnectors, Switch-Disconnectors and Fusecombination Units. IEC: Geneva, Switzerland; ISBN 978-2-8322-8153-6.
- 24. IEC 60947-2; Low-Voltage Switchgear and Controlgear— Part 2: Circuit-Breakers. IEC: Geneva, Switzerland; ISBN 978-2-8322-3456-3.
- European Network of Transmission System Operators for Electricity. Best Protection Practices for HV and EHV AC-Transmission Systems of ENTSO-E Electrical Grids. Available online: https://eepublicdownloads.entsoe.eu/clean-documents/SOC%20 documents/Best\_protection\_practices\_for\_HV\_EHV\_AC\_transmission\_system.pdf (accessed on 10 January 2021).

**Disclaimer/Publisher's Note:** The statements, opinions and data contained in all publications are solely those of the individual author(s) and contributor(s) and not of MDPI and/or the editor(s). MDPI and/or the editor(s) disclaim responsibility for any injury to people or property resulting from any ideas, methods, instructions or products referred to in the content.